# **Tankeblue** ## Silicon Carbide Substrates (Version:2022) ## **Product Specifications** 4H N-Type 4H Semi-insulating Prepare/Date : Check/Date : Approve/Date : #### **TABLE OF CONTENTS** | SILICON CARBIDE MATERIAL PROPERTIES | 2 | |-----------------------------------------|---| | APPLICATIONS | 2 | | GENERAL DEFINITION ······ | 3 | | PRODUCT DESCRIPTIONS | 4 | | 4H N-TYPE SIC SUBSTRATE ······ | 5 | | 4H SEMI-INSULATING SIC SUBSTRATE ······ | 5 | | 6" WAFER SPECIFICATION ······ | 6 | | 4" WAFER SPECIFICATION ······ | 7 | | 2" WAFER SPECIFICATION ······· | 8 | Contact: Wang Bo Tel: +86-10-61256850 ext 629 Cell phone: +86-18515302530 E-mail: TKHD-Sales@tankeblue.com wangbo@tankeblue.com Address: F3,ShiNong Building,No.9 TianRong Street,Daxing District, Beijing, P.R.China, 102600 Web: http://www.tankeblue.com ## SILICON CARBIDE MATERIAL PROPERTIES\* | Property | 4H-SiC, Single Crystal | | | |--------------------------------------------|------------------------------------------------|--|--| | Lattice Parameters | a=3.076 Å<br>c=10.053 Å | | | | Stacking Sequence | ABCB | | | | Mohs Hardness | ≈9.2 | | | | Density | 3.21 g/cm <sup>3</sup> | | | | Therm. Expansion Coefficient | 4-5×10 <sup>-6</sup> /K | | | | Refraction Index @750nm | n <sub>o</sub> = 2.61<br>n <sub>e</sub> = 2.66 | | | | Dielectric Constant | c~9.66 | | | | | a~4.2 W/cm·K@298K | | | | Thermal Conductivity (N-type, 0.02 ohm.cm) | c~3.7 W/cm·K@298K | | | | | a~4.9 W/cm·K@298K | | | | Thermal Conductivity (Semi-insulating) | c~3.9 W/cm·K@298K | | | | Band-Gap | 3.23 eV | | | | Break-Down Electrical Field | 3-5×10 <sup>6</sup> V/cm | | | | Saturation Drift Velocity | 2.0×10⁵m/s | | | **X** Silicon carbide material properties is only for reference. #### **APPLICATIONS** III-V Nitride Deposition Optoelectronic Devices High-Power Devices High-Temperature Devices High-Frequency Power Devices #### **GENERAL DEFINITION** #### **WA4CDE-XXX** - W Standard - A Diameter - 2 50.8 mm (2 inch) - 4 100.0 mm (4 inch) - 6 150.0 mm (6 inch) - 4 4H-SiC - C Dopant - N Nitrogen - S Semi-insulating - D –Orientation - 0 On-axis - $4 4^{\circ}$ off axis - E Grade - Z Zero MPD - P Product - D Dummy - X– Silicon face polish - L Lapping - P Optical polish - C CMP, EPI-ready - X Carbon face polish - L Lapping - P Optical polish - C CMP, EPI-ready - X Thickness - $E-350~\mu m$ - $F-330~\mu m$ - $B-500 \mu m$ - X Other thickness #### **PRODUCT DESCRIPTIONS** | Silicon Carbide (SiC) Substrate Orientation | | | | | |---------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--| | Surface Orientation | The tilt angle between the crystallographic c-axis and vector normal to wafer surface (see Figure 1). | | | | | Orthogonal misorientation | In $\{0001\}$ wafers intentionally cut "off axis", the angle between the projection of the surface normal onto a $\{0001\}$ plane and the nearest $<11\overline{2}0>$ direction. | | | | | Off axis (for 4H-N) | 4.0° toward <11 <del>2</del> 0>±0.5° | | | | | On axis (for 4H-SI) | <0001>±0.5° | | | | Figure. 1 Orthogonal Misorientation #### **4H N-TYPE SIC SUBSTRATE** | WAFER DIAMETER | The linear dimension across the surface of a wafer. Measure the diameter of wafer with qualified digital caliper(see Figure 2 and 3). | |-----------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | PRIMARY FLAT | The flat of the longest length on the wafer, whose crystal surface is parallel with the $\{10\bar{1}0\}$ lattice plane. | | PRIMARY FLAT<br>ORIENTATION | The primary flat orientation is always parallel to the $<11\overline{2}0>$ direction (or, which is the same, parallel to the $\{10\overline{1}0\}$ lattice plane). Measured with XRD back reflection technique. | | SECONDARY FLAT | A flat of shorter length than the primary flat, whose position with respect to the primary flat identifies the face of the wafer. Not applicable to 150mm wafers (see Figure 3). | | SECONDARY FLAT ORIENTATION | Silicon face up: The secondary flat orientation is 90° clockwise from the primary flat. | | MARKING | For silicon-face polished material, the carbon face of each individual wafer is laser-marked with OCR-compatible font (see Figure 2 and 3). | Figure.2 Diameter, primary and secondary flat locations and marking orientation of 100mm SiC wafer (4H-N) (silicon face up for SiC). Figure.3 Diameter, primary flat locations and marking orientation of 150mm SiC wafer (4H-N) (silicon face up for SiC). #### **4H SEMI-INSULATING SIC SUBSTRATE** | WAFER DIAMETER | The linear dimension across the surface of a wafer. Measure the diameter of wafer with qualified digital caliper(see Figure 4 and 5). | |----------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | PRIMARY FLAT | The flat of the longest length on the wafer, whose crystal surface is parallel with the $\{10\overline{10}\}$ lattice plane. Not applicable to 150mm wafers. | | PRIMARY FLAT ORIENTATION | The primary flat orientation is always parallel to the $<11\bar{2}0>$ direction (or, which is the same, parallel to the $\{10\bar{1}0\}$ lattice plane). Measured with XRD back reflection technique. | | SECONDARY FLAT | A flat of shorter length than the primary flat, whose position with respect to the primary flat identifies the face of the wafer. Not applicable to 150mm wafers. | | SECONDARY FLAT ORIENTATION | Silicon face up: The secondary flat orientation is 90° clockwise from the primary flat. | | NOTCH | All 150mm (4H-SI) products have a notch with 1.0~1.25mm depth. The laser markings are offset right when looking at the carbon face (see Figure 5). | | MARKING | For silicon-face polished material, the carbon face of each individual wafer is laser-marked with OCR-compatible font (see Figure 4 and 5). | Figure.4 Diameter, primary and secondary flat locations and marking orientation of 100mm SiC wafer (4H-SI) (silicon face up for SiC). Figure.5 Notch location and marking orientation of 150 mm wafers (4H-SI) (carbon face up for SiC). ### 天科合达6英寸SiC晶片产品标准 #### 6 inch diameter Silicon Carbide (SiC) Substrate Specification | 等级Grade | | 精选级(Z 级)<br>ZeroMPD Production<br>Grade(Z Grade) | 工业级(P 级)<br>Standard Production<br>Grade(P Grade) | 测试级(D 级)<br>Dummy Grade<br>(D Grade) | | |------------------------------------------------------------|-----------------|-----------------------------------------------------------------------------------------------|---------------------------------------------------|-----------------------------------------------|--| | 直径 Diameter | | 149.5 mm~150.0 mm | | | | | 厚度 Thickness | 4H-N | 350 μm±15 μm 350 μm±25 μm | | 350 μm±25 μm | | | 厚度 Thickness 4H-SI | | 500 μm±15 μm | n 500 μm±25 μm | | | | 晶片方向 Wafer Orientation | | Off axis: 4.0° toward <11\overline{20} > \pm 0.5° for 4H-N, On axis: <0001>\pm 0.5° for 4H-SI | | | | | 微管密度 <sup>1</sup> Micropipe Density | 4H-N | ≤0.2 cm <sup>-2</sup> | ≤2 cm <sup>-2</sup> | ≤15cm <sup>-2</sup> | | | 似自名及 Micropipe Density | 4H-SI | ≤1 cm <sup>-2</sup> | ≤5 cm <sup>-2</sup> | ≤15 cm <sup>-2</sup> | | | 电阻率 <sup>1</sup> Resistivity | 4H-N | 0.015~0.024 Ω·cm | | 0.015~0.028 Ω·cm | | | 电阻率 <sup>1</sup> Resistivity | 4H-SI | ≥1E10 Ω·cm | | ≥1E5 Ω·cm | | | 主定位边方向 Primary Flat Orientation | | | {10-10} ±5 | .0° | | | 主定位边长度 Primary Flat Length | 4H-N | 47.5 mm±2.0 mm | | | | | 主定位是区及 Filliary Flat Length | 4H-SI | Notch | | | | | 边缘去除 Edge Exclusion | | 3 mm | | | | | 局部厚度变化/总厚度变化/弯曲度/翘曲度 LTV | //TTV/Bow /Warp | ≤2.5 µm/≤6 µm/≤25 µm/≤35 µm ≤5 µm/≤15 µm/≤40 µ | | ≤5 μm/≤15 μm/≤40 μm/≤60 μm | | | 表面粗糙度 <sup>1</sup> Roughness | | Polish Ra≤1 nm | | | | | <u> </u> | | CMP Ra≤0.2 nm | | Ra≤0.5 nm | | | 边缘裂纹 (强光灯观测) Edge Cracks By Hig | | None | | Cumulative length ≤ 20 mm, single length≤2 mm | | | 六方空洞 (强光灯观测) 1 Hex Plates By High | | Cumulative area ≤0.05% | | Cumulative area ≤0.1% | | | 多型 (强光灯观测) ¹Polytype Areas By High | | None | | Cumulative area≤3% | | | 目测包裹物 (日光灯下观测) Visual Carbon Ir | nclusions | Cumulative area ≤0.05% | | Cumulative area ≤3% | | | 划痕 (强光灯观测)²<br>Silicon Surface Scratches By High Intensity | Light | None | | Cumulative length≤1×wafer diameter | | | 崩边 (强光灯观测) Edge Chips By High Inte | nsity Light | None permitted ≥0.2mm width and depth | | 7 allowed, ≤1 mm each | | | 穿透螺位错 <sup>3</sup> (TSD) Threading screw dislocation | | ≤500 cm <sup>-2</sup> N/A | | N/A | | | 基平面位错 <sup>3</sup> (BPD) Base plane dislocation | | ≤1000 cm <sup>-2</sup> | n <sup>2</sup> N/A | | | | 硅面污染物 (强光灯观测) | | | | | | | Silicon Surface Contamination By High Intensity Light | | None | | | | | 包装 Packaging | , , | Multi-wafer Cassette Or Single Wafer Container | | | | #### Notes: <sup>1</sup>Defects limits apply to entire wafer surface except for the edge exclusion area. <sup>2</sup>The scratches should be checked on Si face only. <sup>3</sup> The dislocation data is only from KOH etched wafers. ### 天科合达 4 英寸 SiC 晶片产品标准 4 inch diameter Silicon Carbide (SiC) Substrate Specification | 等级Grade | | 精选级(Z 级)<br>Zero MPD | 工业级(P 级)<br>Standard Production | 测试级(D 级)<br>Dummy Grade | | | |---------------------------------------------------------------------------------------------------------|-----------------------------------------------|------------------------------------------------|---------------------------------------------------------------------------------|--------------------------------------|-----------------------------------------------|--| | 1, 2, 0.1440 | | | Production | Grade(P Grade) | (D Grade) | | | 直径 Diameter | | 99.5 mm~100.0 mm | | | | | | | 4H-N | | 350 μm±15 μm | 350 μm±15 μm 350 μm±25 μm | | | | 厚度 | Thickness | 4H-SI | 500 μm±15 μm | 500 μm±25 μm | | | | 晶片方向 | Wafer Orientation | | Off axis : 4.0° toward < 1120 > ±0.5° for 4H-N, On axis : <0001>±0.5° for 4H-SI | | | | | 微管密度 <sup>1</sup> | Micropipe | 4H-N | ≤0.2 cm <sup>-2</sup> | ≤2 cm <sup>-2</sup> | ≤15 cm <sup>-2</sup> | | | Density | Micropipo | 4H-SI | ≤ 1cm <sup>-2</sup> | ≤ 5 cm <sup>-2</sup> | ≤15 cm <sup>-2</sup> | | | | <b>.</b> | 4H-N | 0.01 | 5~0.024 Ω·cm | 0.015~0.028 Ω·cm | | | 电阻率 1 | Resistivity | 4H-SI | ≥1 | E10 Ω·cm | ≥1E5 Ω·cm | | | 主定位边方向 | Primary Flat Orie | ntation | | {10-10 | 0} ±5.0° | | | 主定位边长度 | Primary Flat Leng | yth | 32.5 mm ± 2.0 mm | | | | | 次定位边长度 Secondary Flat Length | | 18.0 mm ± 2.0 mm | | | | | | 次定位边方向 Secondary Flat Orientation | | Silicon face up: 90° CW. from Prime flat ±5.0° | | | | | | 边缘去除 | Edge Exclusion | | 3 mm | | | | | 局部厚度变化/总 | 息厚度变化/弯曲度/翘曲 | I度 LTV/TTV/Bow /Warp | ≤2.5 µm/≤5 µm/≤15 µm/≤30 µm | | ≤10 µm/≤15 µm/≤25 µm/≤40 µm | | | 丰石如姚庄 1 | Davebrasa | | Polish Ra≤1 nm | | | | | 表面粗糙度 1 | Roughness | | CMP Ra≤0.2 nm | | Ra≤0.5 nm | | | • | , , | By High Intensity Light | | | Cumulative length ≤ 10 mm, single length≤2 mm | | | | | / High Intensity Light | Cumulative area ≤0.05% | | Cumulative area ≤0.1% | | | <u>'</u> | <u>, , , , , , , , , , , , , , , , , , , </u> | By High Intensity Light | None | | Cumulative area≤3% | | | 目测包裹物 (日光灯观测) Visual Carbon Inclusions | | | Cumulative area ≤0.05% | | Cumulative area ≤3% | | | 硅面划痕 (强光灯观测) 2 | | Cumulative length<1 ywefer dismet | | Cumulative length≤1×wafer diameter | | | | Silicon Surface Scratches By High Intensity Light | | Tions 5 | | Odmulative lengtha I Awarer diameter | | | | 崩边 (强光灯观测) Edge Chips High By Intensity Light | | None permitted ≥0.2 mm width and depth | | 5 allowed, ≤1 mm each | | | | 硅面污染物 (强为 | , | | | Ne | one | | | Silicon Surface Contamination By High Intensity<br>穿透螺位错 <sup>3</sup> (TSD) Threading screw dislocation | | | ≤500 cm <sup>-2</sup> | | | | | | | | ≤500 cm <sup>-2</sup> N/A Multi-wafer Cassette Or Single Wafer Container | | | | | 包装 Packaging | | | Multi-water Cassette Of Single Water Container | | | | #### Notes: - 1 Defects limits apply to entire wafer surface except for the edge exclusion area. - 2 The scratches should be checked on Si face only. - 3 The dislocation data is only from KOH etched wafers. ## 天科合达 2 英寸 SiC 晶片产品标准 #### 2 inch diameter Silicon Carbide (SiC) Substrate Specification | 等级 Grade | | 工业级<br>Production Grade | 研究级<br>Research Grade | 试片级<br>Dummy Grade | | |------------------------------------------------------------------|----------------|-------------------------------------------------------------------------------------------|---------------------------------|--------------------------------------------|--| | | | (P Grade) | (R Grade) | (D Grade) | | | 直径 Diameter | | 50.8 mm±0.38 mm | | | | | 厚度 Thickness | | 330 μm±25 μm | | | | | 晶片方向 Wafer Orientation | | On axis : <0001>±0.5° for 4H-N/4H-SI, Off axis : 4.0° toward <1120 > ±0.5° for 4H-N/4H-SI | | | | | 微管密度 Micropipe Density | | ≤5 cm <sup>-2</sup> | ≤15 cm <sup>-2</sup> | ≤50 cm <sup>-2</sup> | | | ###################################### | H-N | | 0.015~0.028 Ω·cm | | | | 电阻率 *Resistivity 4 | H-SI | >1E5 Ω·cm | | | | | 主定位边方向 Primary Flat Orientation | n | {10-10} ±5.0° | | | | | 主定位边长度 Primary Flat Length | | 15.9 mm ±1.7 mm | | | | | 次定位边长度 Secondary Flat Length | | 8.0 mm ±1.7 mm | | | | | 次定位边方向 Secondary Flat Orientation | | Silicon face up: 90° CW. from Prime flat ±5.0° | | | | | 边缘去除 Edge Exclusion | | 1 mm | | | | | 总厚度变化/弯曲度/翘曲度 TTV/Bow /Warp | | ≤15 µm /≤25 µm | | | | | 表面粗糙度 <sup>*</sup> Roughness | | Polish Ra≤1 nm | | | | | 表面粗糙度 <sup>*</sup> Roughness | | CMP Ra≤0.5 nm | | | | | 边缘裂纹 (强光灯观测) Edge Cracks By High Intensity | | | None | 1 allowed, ≤1 mm | | | 六方空洞 (强光灯观测) * Hex Plates By High Intensity<br>Light | | Cumulative area≤1 % | | Cumulative area≤3 % | | | 多型 (强光灯观测) * Polytype Areas By F<br>Light | ligh Intensity | None | Cumulative area≤2 % | Cumulative area≤5% | | | Si 面划痕 (强光灯观测) # | | 3 scratches to 1×wafer | 5 scratches to 1×wafer diameter | 8 scratches to 1×wafer diameter cumulative | | | Silicon Surface Scratches By High Intensity Light | | diameter cumulative length | cumulative length | length | | | 崩边 (强光灯观测) Edge Chips High By I | ntensity Light | None | 3 allowed, ≤0.5 mm each | 5 allowed, ≤1 mm each | | | 硅面污染物 (强光灯观测)<br>Silicon Surface Contamination By High Intensity | | None | | | | | 包装 Packaging | | Multi-wafer Cassette Or Single Wafer Container | | | | #### Notes: <sup>\*\*</sup>Defects limits apply to entire wafer surface except for the edge exclusion area. # The scratches should be checked on Si face only.